

The manufacturer may use the mark:



Revision 1.0 June 4, 2022 Surveillance Audit Due July 1, 2025

# ANSI National Accreditation Board

PRODUCT CERTIFICATION

# Certificate / Certificat Zertifikat / 合格証

Micron 21/03-104 R018

exida hereby confirms that the:

# Micron Y4BM LPDDR5 SDRAM

Micron Technology, Inc. Boise (ID), USA

Has been assessed per the relevant requirements of:

ISO 26262: 2018 Parts 2, 4, 5, 7, 8 and 9 and meets the requirements providing a level of integrity to:

**ASIL D** 

# Safety related function:

The Micron Y4BM LPDDR5 SDRAM is a family of memory devices targeting automotive safety systems and applications with safety requirements up to ASIL D.

# **Application restrictions:**

The Y4BM LPDDR5 SDRAM shall be used per the requirements described in the Y4BM documents listed on the reverse side.



**Evaluating Assessor** 

Certifying Assessor

# Certificate / Certificat / Zertifikat / 合格証

# Micron Y4BM LPDDR5 SDRAM

# **ASIL D**

### **Product Overview**

The Micron Y4BM LPDDR5 SDRAM is a family of memory devices compliant to the LPDDR5 JEDEC standard. The Y4BM family is based on a 12Gb silicon die, with 4 or 8 dice in a single package for a total memory size of 48 to 96Gb per package. It is available in several package options, including 315 and 441-ball LFBGA / TFBGA package.

To support safety related applications, Y4BM LPDDR5 SDRAM contains several hardware safety mechanisms and design measures to prevent or to detect and control internal and external failures. Additional safety mechanisms are specified as assumptions of use, for implementation by the system integrator and user of the memory devices.

## Systematic Capability: ASIL D

The Micron Y4BM LPDDR5 SDRAM has been developed as an IC Hardware Safety Elements out of Context (SEooC) per ISO 26262-10.

The development of the Y4BM SEooC, as documented by Micron, meets the applicable ASIL D requirements for specification, design, verification and validation acc. to ISO 26262, parts 4-9, as guided by ISO 26262-10, and the functional safety management requirements per ISO 26262-2.

# Random Hardware Integrity: Up to ASIL D

The FMEDA results show that Y4BM LPDDR5 SDRAM with a default set of safety mechanisms meets the ASIL C requirements and metric target values of ISO 26262-5, clause 8-9, as applicable to an IC Hardware SEooC. With an extended set of safety mechanisms (including several assumptions of use, such as error correction or error detection codes on the host controller), the Y4BM LPDDR5 SDRAM can meet the ASIL D requirements and metric target values of ISO 26262-5, clause 8-9.

Failure rates and FMEDA metric results may have to be re-calculated and re-evaluated, based on the actual mission profile and operating conditions of the item integrating the Y4BM LPDDR5 SDRAM, and based on the metric target values allocated to the SEooC within the item.

# The following documents are a mandatory part of this certification:

Assessment Report: Micron 21/03-104 R017, V1 R0

Safety Manual: Safety Manual Automotive LPDDR5 SDRAM (Rev A)

FMEDA Report: Safety Analysis Report Automotive LPDDR5 SDRAM

(Rev A)





80 N Main St Sellersville, PA 18960

T-048, V4R2